A Low Power Dynamic Voltage Restorer with Voltage Harmonic Compensation

Se Un Ahn**
Eric Rubens Zanetti***, Josué Camargo***

The increasing use of voltage sensitive loads in industrial applications nowadays has brought a real concern about interruption costs and damages in complex production lines. This paper presents a power-electronic–based device which compensates voltage sags, swells and voltage harmonic distortion, restoring the load voltage to acceptable values through a series connected injection transformer. The ratings and power requirements of a low-power Dynamic Voltage Restorer (DVR) are derived, as well as its deadbeat control algorithm implemented in a Digital Signal Processor (DSP). Finally, simulation and experimental results of a 5-kVA prototype are presented.

1. Introduction

Disturbances within the power systems can affect sensitive devices present in most of the production lines. According to [1], a Voltage Sag is defined as a decrease in the rms voltage magnitude between 0.1–0.9 per unit (p.u.) at the fundamental frequency and duration from 0.5 cycles to 1 min. Voltage sags are commonly caused by faults on adjacent lines of the power system or by large motors startup, and may cause misoperation or fails. A Voltage Swell is defined as an increase in the rms voltage magnitude at the fundamental frequency and duration from 0.5 cycles to 1 min, which may lead sensitive devices to be permanently damaged. Typical magnitudes are between 1.1 and 1.8 p.u.

The interruption costs of industrial processes depend on the load sensibility and on the process itself. Typically a four-hour outage costs US$74,835.00, while a voltage sag to 0.1 p.u. or 0.2 p.u. which lasts only 15 cycles may cost US$7,694.00 [2], proving that these power quality phenomena are real concerns nowadays in industrial facilities.

In order to mitigate these problems, a possible solution, based on power-electronic devices is the Dynamic Voltage Restorer (DVR), which is series connected to the load by means of injection transformers and restores the load voltage magnitude during voltage sags. DVRs add to the mains voltage a pre-defined voltage synthesized by a power inverter in order to keep the load voltage within acceptable values.

The main advantage of a DVR is, as the device injects the difference between the remaining mains voltage and the reference voltage only during voltage sags or swells, there is no need to store the energy to supply full load, as it happens for Uninterruptible Power Supplies (UPSs). However, DVRs are not designed to work when an outage occurs, as UPSs devices do, which is the major disadvantage of the adopted solution.

This paper describes the rating of a DVR that compensates voltage sags, swells and voltage harmonics. The control technique, phase-locked-loop (PLL) algorithm, voltage reference generation and power converter modeling are discussed. Simulations results of the device in a power utility are also presented. Finally, the proposed approach is implemented in a Digital Signal Processor (DSP) in a 5-kVA/220V prototype and its validity is evaluated through experimental results.

2. Topology

The single-phase diagram of the DVR is shown in Fig. 1.
A pulse-width-modulated (PWM) full bridge single-phase inverter is connected to an LC filter and a single-phase series transformer. Three equal arrangements allow zero sequence voltage injection.

It is important to note that the energy required to charge DC-link capacitors comes from the mains where the device is installed, by means of a non-controlled three-phase bridge rectifier and a delta-wye transformer. Thus, in order to avoid voltage collapse during voltage sags, charging limitation is introduced through resistors in the output of the AC/DC converter. On the other hand, during voltage swells, a DC/DC converter and discharging resistors are operated in order to limit DC-link voltage and to satisfy load voltage specifications.

It is well known that the DVR shall not interfere in the protection coordination of the considered load. Moreover, when faults as short-circuits occur in the load connected mains, in order to protect the power electronic and other DVR sensitive devices, the Dynamic Voltage Restorer must be isolated from the mains circuit. Thus, fast solid-state switches and normally closed contactors are placed in parallel with the injection transformer’s primary windings. It was foreseen the inclusion of auxiliary circuit breakers so that the DVR can be substituted or repaired without interrupting the load.

Fig. 1 also shows Current and Voltage Hall-Effect transducers (CT and VT, respectively) for control and monitoring purposes.

2. DVR Rating Derivation

2.1 Initial Assumptions The previous presented DVR can compensate a maximum single-phase voltage sag magnitude \( v_{\text{oc,up}} = 0.5 \text{ pu} \), maximum three-phase voltage sag magnitude \( v_{\text{max,up}} = 0.65 \text{ pu} \), maximum voltage sag duration \( \Delta t = 500 \text{ms} \) for a maximum three-phase load apparent power \( S_{3\text{ph,load}} = 10 \text{kVA} \) and line-to-line rms voltage \( v_{\text{L-L}} = 220\text{V} \).

Assuming the load power factor equal to unity and that the injected voltage is in phase with the mains voltage, the maximum power transfer from the DVR to the load occurs for the maximum three-phase voltage sag specification, where the relation between the DVR apparent power and load apparent power is \( S_{\text{DVR}}/S_{3\text{ph,load}} = 0.25 \).

2.2 Transformer and Inverter Ratings Taking the load side as the primary and the inverter side as the secondary of the injection transformer, its turns ratio is derived from the relationship between the peak values of the minimum inverter voltage, that is approximately equal to the minimum DC-link voltage \( v_{\text{CMN}} \), and the maximum rms primary voltage of the DVR \( v_{\text{PR}} \):

\[
N_p = \frac{v_{\text{CMN}}}{(1+k_1) \cdot \sqrt{2} \cdot v_{\text{PR}}},
\]

where \( k_1 \) is the inductor voltage drop in p.u. assuming the inverter voltage as base, \( N_p \) is the primary turns number and \( N_h \) is the secondary turns number. Writing \( v_{\text{PR}} \) as a function of the maximum single-phase voltage dip \( \alpha_{1p} \):

\[
N_p = \frac{v_{\text{CMN}}}{0.8165 \cdot v_{\text{L-L}} \cdot \alpha_{1p} \cdot (1+k_1)}.
\]

The inverter current is equal to the secondary current of the injection transformer plus the filter capacitor current:

\[
i_{\text{inv}} = \frac{0.8165 \cdot (1+k_c) \cdot (1+k_1) \cdot v_{\text{L-L}} \cdot i_{\text{load}} \cdot \alpha_{1p}}{v_{\text{CMN}}},
\]

where \( k_c \) is the capacitor current in p.u. considering the inverter current as base and \( i_{\text{load}} \) is the load current. Multiplying the inverter current by the inverter single-phase voltage, the three-phase inverter apparent power may be written as:

\[
S_{\text{inv,3p}} = S_{3\text{ph,load}} \cdot \alpha_{1p} \cdot (1+k_c) \cdot (1+k_1) \gamma
\]

where \( \gamma \) is the maximum DC link voltage dip and \( v_{\text{CMMAX}} \) is the maximum DC link voltage.

2.3 DC Link Capacitor Derivation The DC-link capacitor bank energy is given by:

\[
\varepsilon = \frac{1}{2} \cdot C \cdot \Delta v_{\text{CM}}^2
\]

\[
\varepsilon = \frac{1}{2} \cdot C \cdot V_{\text{CMMAX}}^2 \cdot (1 - \gamma^2).
\]

The capacitor dimensioning is based on the maximum injected active power of the DVR that occurs for the three-phase voltage sag case:

\[
\varepsilon = P_{\text{load}} \cdot \alpha_{1p} \cdot \Delta t,
\]

where \( P_{\text{load}} \) is the load active power and \( \alpha_{1p} \) is the maximum three-phase voltage dip. Substituting (7) into (8):

\[
C = \frac{1}{2} \cdot \frac{P_{\text{load}} \cdot \alpha_{1p} \cdot \Delta t}{V_{\text{CMMAX}}^2 \cdot (1 - \gamma^2)}.
\]
2.4 Output Filter Design

The PWM filter is designed as a second order LC-low-pass filter whose resonance frequency is approximately one decade below the switching frequency and one decade above the fundamental frequency. Setting \( k_i = 0.1 \), \( k_c = 0.1 \) and the fundamental frequency \( f_s = 60 \text{Hz} \), for a fixed filter inductance \( L = 2.947 \text{mH} \) and switching frequency \( f_s = 10 \text{kHz} \), the filter capacitor is equal to \( C_f = 6.417 \mu \text{F} \), satisfying initial filter assumptions.

2.5 Final Dimensioning Considerations

As can be seen from (1), (4) and (9), the injection transformer turns ratio, the inverter apparent power and the DC-link capacitor are strictly related to \( \gamma \). For instance, fig. 2 shows that a low value of \( \gamma \) implies smaller DC-link capacitor size and lower inverter KVA ratings. Thus, there must be a compromise solution considering these three variables.

\[ P_{\text{real}} = 10 \text{kw}, \quad V_{\text{CMDC}} = 350 \text{V}, \quad \gamma = 0.7, \]
\[ k_i = 0.1, \quad k_c = 0.1, \quad \alpha_{id} = 0.5, \quad \alpha_{id} = 0.35 \quad \text{and} \quad V_{\text{ref}} = 220 \text{V}, \]
\[ N_x / N_y = 2.50, \quad \text{the DC-link capacitance is} \quad C = 56 \text{mF} \quad \text{and} \quad S_{\text{max}} = 8.642 \text{kVA}. \]

The apparent power of a single-phase transformer is
\[ P_{\text{app}} = 1.67 \text{kVA}. \]

As stated in [3], depending on DVR starting instant and on the transformer load, the flux linkage can be as much as twice the double of its maximum rated value for the worst case and the transformer may saturate. Thus, in order to avoid saturation, the apparent power of each transformer shall be multiplied by two, resulting in
\[ P_{\text{app}} = 3.33 \text{kVA}. \]

This solution is cost-effective for low-power DVRs[3].

As the proposed DVR is designed to compensate voltage harmonics in steady-state, it will be always connected to the load, except when faults as short-circuits occur in the grid. The disadvantage of continuous operating mode is essentially the inverter switching losses. The main advantages are speed of response of the device, since there is no standby (idle) mode. The choice of steady-state DVR with harmonic compensation can be determined by the load sensitivity, which is analyzed during project development.

3. Control System

3.1 Control algorithm

Fig. 3 shows a simplified block diagram of the discrete time control algorithm of the DVR under analysis. The algorithm is essentially composed by three blocks: Reference Generation and Phase Locked Loop (PLL), Voltage Loop and Current Loop.

Referring to fig.3, where \( k \) is the \( k-th \) sample, the PLL reference voltage \( v_{\text{PLL}}(k) \) is compared to the mains voltage \( v_{\text{mains}}(k) \) in order to determine the input reference voltage of the voltage loop block \( v_{\text{ref}}(k) \), that is, the voltage to be synthesized by the power converter.

Since the tracking error after a certain number of modulation periods must be zero and a simple design and implementation as well as a fast dynamic response is always achievable, deadbeat response controllers are adopted in current and voltage loops. However, a reasonable model of the system under control must be employed for a good performance of digital predictive controllers [5], [6].

The output of the voltage controller establishes the filter inductor current reference \( i_{L\text{ref}}(k) \). The current controller is responsible for tracking the reference current, forcing the error to zero. The current controller also provides overload protection by limiting the inductor current. Finally, the output of the current loop \( v_c(k) \) is the voltage reference of the PWM modulator.

3.2 Reference Generation and Phase-locked-loop (PLL)

The magnitude and the phase angle of the reference voltage \( v_{\text{PLL}}(k) \) are generated by means of an internal normalized sinusoidal signal obtained from a lookup table.

The frequency of \( v_{\text{PLL}}(k) \) is given by the PLL.

Fig. 3. DVR Control System Block
The Phase Locked Loop (PLL) is based on a rising zero-crossing detection of the sinusoidal reference in order to generate synchronization signals with the same frequency as the mains voltage. The algorithm is implemented in a discrete-time model and consists in forcing the first sample of the next mains period to be coincident with the zero crossing of the internal reference voltage $v_{pu}(k)$, by inserting equally spread samples (Fig.4).

At the first time the algorithm runs, it detects the first zero-crossing and calculates the voltage reference phase angle. From the second zero-crossing on, as a new detection occurs, a new computation of the sampling period $\Delta k$ is made, taking into account the previous mains period $\Delta_{mains}(k-1)$, the last cumulative number of samples $n'(k-1)$, the total number of samples per mains period $n$ and the current zero-crossing error $\Delta_{zc}(k)$, according to (10):

$$\Delta k = \frac{\Delta_{mains}(k-1) - \Delta_{zc}(k) - \Delta(k-1)}{2n - n'(k-1)}.$$  

It shall be noted that the zero crossing calculation is based on a linear interpolation, since a sinusoidal signal is approximately linear near zero-crossing region.

![Fig. 4. PLL algorithm graphical description](image)

The PLL and reference generation algorithms are applied only for a reference phase A. The voltage references for the remaining phases (B,C) are calculated by displacing a predefined number of samples in order to obtain a balanced three-phase system, i.e., load voltage unbalances compensation can be achieved. Load voltage harmonic and sag-swell compensation is implemented by calculating $v_{REF}(k)$.

### 3.3 Current and Voltage Loops

Considering the averaged model of Fig.5, the inverter is represented by a controlled voltage source. In order to keep the inverter voltage and output current constant between two sampling periods [6], a zero-order hold sampling of the PWM reference voltage must be assured. Assuming that the sampling frequency is much greater than the resonance frequency of the output filter, the control system discrete time dynamic equations are:

$$x(k+1) = \Phi \cdot x(k) + \Gamma_{1} \cdot v_{REF}(k) + \Gamma_{2} \cdot i(k)$$  

$$y(k) = D \cdot x(k),$$

where:

$$\Phi = \begin{bmatrix} 1 & \Delta / C_{F} \\ -\Delta L_{F} & 1 \end{bmatrix}, \quad \Gamma_{1} = \begin{bmatrix} \Delta / C_{F} \\ 0 \end{bmatrix}, \quad \Gamma_{2} = \begin{bmatrix} 0 \\ \Delta / L_{F} \end{bmatrix},$$

$$D = \begin{bmatrix} 1 & 0 \end{bmatrix}, \quad x(k) = \begin{bmatrix} v(k) \\ i_{L}(k) \end{bmatrix}.$$  

where $v(k)$ is the $k$-th output voltage at the inverter side, $i_{L}(k)$ is the $k$-th filter inductor current and $i(k)$ is the $k$-th load current at the inverter side of the DVR.

![Fig. 5. Inverter averaged model](image)

Rearranging (11), (12) and (13), the current and voltage loops are described by (14) and (15), respectively:

$$v_{C}(k) = \frac{i_{L}(k+1) - i_{L}(k)}{\Delta} L_{F} + v(k)$$  

$$i_{REF}(k) = \frac{v(k+1) - v(k)}{\Delta} C_{F} + i(k).$$

The control technique consists in making the current error equal to zero by the end of the following sampling period, that is:

$$i_{L}(k+1) = i_{REF}(k)$$  

$$v(k+1) = v_{REF}(k).$$

Substituting (16) in (14), considering the output voltage samplings as disturbances in the current loop and applying the $z$-transform to the resultant equation, the closed loop poles in $z$-plane are [7]:

$$z_{L} = \frac{1}{2} \pm \frac{j}{2} \sqrt{4\alpha - 1},$$

where $\alpha$ is a constant that represents a mismatch in the modeled filter inductance. As can be seen in (18), deadbeat response is not achieved in the current loop, since the closed loop poles are not at the origin. Moreover, if $\alpha = 1$, a low-order frequency equal to $1/6$ of the sampling frequency will be present in the inductor filter current [7], but according to the classical definition of stability, the system is not unstable. As a consequence, care must be taken when designing the output LC filter and detuning...
be considered as an option to avoid undesirable oscillations.

As a fixed number of samples per cycle of the mains voltage is adopted [4], to achieve synchronization the sampling frequency, which is considered equal to the switching frequency, is not constant. Indeed, this does not change the relationship between the damping and switching frequency in the current loop, but the controller dynamic response becomes slower.

4. Simulation Results

The DVR control system was simulated with PSIM [5] for a two-phase voltage sag to 58% (remaining voltage) with 17.5% of the nominal load current for a resistive load and simulation parameters of Table 1. Referring to section III.D, the filter inductance, switching frequency and the filter capacitor were modified during project development.

Table 1. DVR simulation parameters

<table>
<thead>
<tr>
<th>Harmonic Content</th>
<th>Voltage phase-to-neutral magnitude</th>
<th>Initial current percentage</th>
<th>Initial line-to-line voltage</th>
<th>Load filter inductance</th>
<th>Load filter capacitance</th>
<th>Switching frequency</th>
<th>Transformer turns ratio (Ns/ND)</th>
</tr>
</thead>
<tbody>
<tr>
<td>3rd, 5th, 7th</td>
<td>127V</td>
<td>37.5%</td>
<td>350V</td>
<td>5mH</td>
<td>7.5μF</td>
<td>6667kHz</td>
<td>2.51</td>
</tr>
<tr>
<td>Series transformer primary winding leakage inductance</td>
<td>0.0667 mH</td>
<td>Series transformer secondary winding leakage inductance</td>
<td>0.1234 mH</td>
<td>Series transformer primary winding resistance</td>
<td>3.8441 mH</td>
<td>Series transformer secondary winding resistance</td>
<td>36.6mΩ</td>
</tr>
</tbody>
</table>

Referred to primary side

Fig. 6. Two-phase voltage sag to 58% (simulation), mains voltages. Phase A (top), phase B (center), phase C (bottom)

The PLL and reference generation block was represented by a sinusoidal, 60Hz voltage-source. Fig. 6 and fig. 7 show the mains and load voltages, respectively.

The DVR injected voltage can be seen in fig. 8 (center). It is important to note that in steady-state the DVR compensates voltage harmonics with relatively low active power requirements when compared to the voltage sag interval of fig. 8.

Fig. 7. Two-phase voltage sag to 58% (simulation), load voltages. Phase A (top), phase B (center), phase C (bottom)

Fig. 8. Two-phase voltage sag to 58% (simulation), phase A. Mains Voltage (top), Injected Voltage (center), Load Voltage C (bottom)

In Fig. 9, current and control loops behavior during voltage sags is evaluated. It can be observed that the controllers have reasonable tracking performance with voltage harmonic distortion and even with low load current levels, when inductor current ripple is quite high. Further improvements on control are under study.

Fig. 9. Control loop during voltage sag to 50% (simulation). Reference current (top blue), Inductor current (top red), Output capacitor reference voltage (bottom blue), Output capacitor voltage (bottom red)
5. Experimental Results

The control algorithm was implemented in a 16-bit 12-point Analog Devices ADSP21992 DSP in the 5-kVA/220V prototype of fig.10.

![Fig. 10. 5kVA/220V-DVR-prototype](image)

The prototype was tested with parameters of Table 1 for a two-phase voltage sag to 58%. Voltage sags were generated by using 0.05 p.u. series resistors in the mains circuit and by inserting 0.075 p.u. parallel resistors for voltage sags, taking as base the line-to-neutral load voltage and the load current. Fig. 11 and fig. 12 show the mains and load voltages, respectively, obtained with differential oscilloscope probes. The injected voltage during voltage sags and steady-state for Phase A can be noted in Fig. 13.

![Fig. 11. Mains Voltages – Two-phase voltage sag to 58% (measured) – Top: Phase A, Center: Phase B, Bottom: Phase C](image)

![Fig. 12. Load Voltages – Two-phase voltage sag to 58% (measured) – Top: Phase A, Center: Phase B, Bottom: Phase C](image)

![Fig. 13. Two-phase voltage sag to 58% (measured), phase A. Mains Voltage (top), Injected Voltage (center), Load Voltage C (bottom)](image)

6. Final Remarks

This paper has presented the simplified design and power requirements as well as the control algorithms derivation of a low-power Dynamic Voltage Restorer (DVR) which compensates voltage harmonics and voltage sags/swells. The algorithms were analyzed through computer simulation and implemented in a Digital Signal Processor (DSP). Finally, experimental results of a 5-kVA/220V prototype have been presented in order to validate the proposed approach.

References


